The Ithaca InterSystems
EPROM EMULATOR

Copyright April 1982
Ithaca InterSystems, Inc.
Edition 1.0
TABLE OF CONTENTS

1.0 INTRODUCTION
   1.1 PHYSICAL DESCRIPTION 1
   1.2 FEATURES 2
   1.3 BANK ORGANIZATION 2
   1.4 OPTIONS 3
   1.5 PHANTOM* 3

2.0 BOARD SETUP
   2.1 JUMPER SUMMARY 5
   2.2 BOARD ENABLE/DISABLE: SW1 6
   2.3 BOARD ADDRESSING: SW2 AND SW3, J1 7
   2.4 WAIT STATE: J2 8
   2.5 BANK CONFIGURATION,
     EPROM TYPE: J3-J10 8
   2.6 CABLE INSTALLATION 8
   2.7 OPTIONAL 6-FOOT CABLE 9

3.0 BOARD OPERATION
   3.1 WRITING TO THE EMULATOR 10
     Front Panel Write 10
     Software Write 11
   3.2 READING THE EMULATOR RAM 11
     CPU Read 11
     Target Eprom 11
   3.3 16-BIT EMULATION 12

4.0 MANUAL REVISION AND BOARD APPLICABILITY 14

5.0 PARTS LIST 14

- i -

EPROM EMULATOR
1.0 INTRODUCTION

Non-volatile, programmable memory is an important component of many microcomputer systems. The Ithaca InterSystems EPROM Emulator provides a way to develop and test programs to be burnt into EPROMs without requiring the time, cost, and effort of reburning each iteration of the program. The Emulator supports this facility conveniently and at reasonable cost.

Without an EPROM Emulator, proposed EPROM software must be burnt into an appropriate EPROM, the EPROM inserted in a system board, and the EPROM software tested. If there is an error in the software, the EPROM must be erased, reburned, and retested.

Using the EPROM Emulator, software is written into the Emulator RAM, then routed to the EPROM location (via one or two connector cables) for testing. Any software errors can be easily corrected. When the software is completely debugged, it can be burned into ROM.

Like all Ithaca InterSystems products, the EPROM Emulator board is completely tested before shipment, and should provide years of trouble-free service. It is important, however, that the board be inspected upon receipt; and in any event, service may some day be required. The InterSystems Policies manual contains information about these subjects.

This manual provides the information required to install and use the InterSystems EPROM Emulator. A description of the board, setup instructions for the board, a description of typical operating procedures, and the board parts list are included.

1.1 PHYSICAL DESCRIPTION

The InterSystems EPROM Emulator board is a standard 5 by 10 inch (12.7 by 25.4 cm), S-100 bus, plug-in circuit board. The Emulator board contains two banks of RAMs. Each bank emulates one EPROM. The card provides two headers and two 18-inch, 24-conductor ribbon cables for interconnecting the board to the target EPROM sockets.
1.2 FEATURES

Features of the EPROM Emulator board include:

* The following EPROM types can be emulated: 2508, 2708, 2516, 2716, TI2716, 2532, 2732, 2758, and 4716.
* Either one or two EPROMs can be emulated at a time.
* Two different type EPROMs can be emulated at the same time.
* Operation at up to 6 MHz is possible.
* Emulator reads assert PHANTOM* allowing the board to overlap system memory.
* Write and read operations can be controlled either by software or at the front panel.
* The Board Enable/Disable switch can disable board functions on the S-100 bus.
* 24-bit extended addressing is jumper selectable.
* Two EPROM 16-bit emulation is possible under software control.
* Optional wait state generation may be selected.

1.3 BANK ORGANIZATION

The Emulator board has two banks of RAMs, each of which can emulate one EPROM. Each bank consists of eight 4Kx1 static RAMs. Bank 1 occupies the lower 4 kbyte space of the Emulator's 8 kbyte address space. Bank 2 occupies the upper 4 kbyte space. Each bank can be independently configured to emulate one of a variety of EPROM types as described in section 2.0 of this manual. The two-bank organization of the board allows the board to be used to emulate an EPROM pair in a 16-bit system.
1.4 OPTIONS

6-Foot Cables

To allow the board to emulate EPROMs located on equipment that is external to the system in which the EPROM Emulator board is mounted, special 6 foot cables are available. The cables feature a buffer board that reduces noise interference. The buffer board contains two jumpers that are configured to adapt the cable for various EPROMs.

1.5 PHANTOM*

The EPROM Emulator is configured to assert the PHANTOM* signal (S-100, 67) during a memory read if the board is addressed and enabled by SW1. When PHANTOM* is asserted and the Emulator board overlaps the memory space of a memory board that can decode PHANTOM, only the Emulator board is read.

PHANTOM* is not asserted by the Emulator board during a memory write sequence. If the Emulator overlaps the memory space of a system memory board, both the Emulator memory and system memory are written to.

If the Emulator board is to be used in a system in which the memory boards do not decode the Phantom line, it may not be desirable to have the Emulator address space overlap system memory.
2.0 BOARD SETUP

This section of the manual provides the information required to prepare the EPROM Emulator board for operation in an S-100 bus system. Descriptions of memory addressing selection, jumper options, and switch settings are provided. Refer to Figure 1 for the location of all components set during board setup.

Figure 1 EPROM Emulator board
2.1 JUMPER SUMMARY

Jumpers are used to configure the board to function in different S-100 bus systems, and to emulate various EPROM types. There are ten jumper areas on the EPROM Emulator board. Figure 1 shows the location of the jumpers. Each jumper area box contains a group of plated-through holes spaced 0.1" apart. To configure a jumper area, one connection per box is made between adjacent plated-through holes by a shunt that slides onto square posts that are soldered in the holes. Possible connections within jumper areas are designated by letter names. The letters run A, B, C, ... from left to right, or from top to bottom.

Two types of jumper connections are used on the Emulator board. Jumpers J1, J2, J5, J6, J9 and J10 have three adjacent posts labeled A, B, and C. A shunt is used to connect either posts A and B, or B and C. Jumpers J3, J4, J7 and J8 have three adjacent pairs of posts, labeled A, B, and C. These jumpers are configured by installing a shunt (vertically) across the appropriate pair of posts.

J1  J1 is used to configure the board for 16-bit or 24-bit addressing.
   A-B  16-bit addressing is enabled.
   B-C  24-bit Extended addressing is enabled.

J2  J2 is set to select whether a wait state is generated. Generation of a wait state is required in 6 MHz systems.
   A-B  One wait state is generated.
   B-C  No wait state is generated.

J3- J10  Jumpers J3 through J10 configure the board to emulate specific EPROMs. Refer to section 2.5. The board can emulate two different EPROM types simultaneously. J3 through J6 are set to configure the board to emulate EPROM 1, and jumpers J7 through J10 are set to configure the board to emulate EPROM 2.
2.5 BANK CONFIGURATION, EPROM TYPE: J3-J10

Bank 1 and Bank 2 are independently configured to emulate specific EPROM-types. Jumpers J3 through J6 are set for Bank 1. Jumpers J7 through J10 are set for Bank 2. See Figure 4.

<table>
<thead>
<tr>
<th>EPROM TYPE</th>
<th>J3(J7)</th>
<th>J4(J8)</th>
<th>J5(J9)</th>
<th>J6(J10)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2508</td>
<td>C</td>
<td>A</td>
<td>BC</td>
<td>AB</td>
</tr>
<tr>
<td>2708</td>
<td>C</td>
<td>A</td>
<td>BC</td>
<td>AB</td>
</tr>
<tr>
<td>2516</td>
<td>A</td>
<td>A</td>
<td>BC</td>
<td>AB</td>
</tr>
<tr>
<td>2716</td>
<td>A</td>
<td>A</td>
<td>AB</td>
<td>AB</td>
</tr>
<tr>
<td>Tl.2716</td>
<td>B</td>
<td>A</td>
<td>AB</td>
<td>BC</td>
</tr>
<tr>
<td>2532</td>
<td>A</td>
<td>C</td>
<td>BC</td>
<td>BC</td>
</tr>
<tr>
<td>2732</td>
<td>A</td>
<td>B</td>
<td>AB</td>
<td>AB</td>
</tr>
<tr>
<td>2758</td>
<td>C</td>
<td>A</td>
<td>BC</td>
<td>AB</td>
</tr>
<tr>
<td>4716</td>
<td>A</td>
<td>A</td>
<td>AB</td>
<td>AB</td>
</tr>
</tbody>
</table>

Notes:
- J3-6 configure EPROM 1 (CONNECTOR 1, BANK 1).
- J7-10 configure EPROM 2 (CONNECTOR 2, BANK 2).

Figure 4 Bank configuration for EPROM type

2.6 CABLE INSTALLATION

Figure 5 illustrates the correct method for installing cables between Emulator board connectors Conn 1 and Conn 2 and target EPROM sockets. Note that the target connector must be installed with Pin 1 correctly oriented. Refer to the documentation for the hardware on which the target EPROM is located to determine the location of pin 1 of the target EPROM socket.

Figure 5 Cable installation
2.3 BOARD ADDRESSING: SW2 and SW3, J1

DIP switches SW2 and SW3 are set to select the board address space starting address. See Figure 3. The Emulator board is set to occupy any 8 kbyte memory space on any 8 kbyte boundary within the S-100 bus 16 Mbyte address range; i.e., starting boundaries 0000H to E000H for 16-bit addressing or 00 0000H to FF E000H for 24-bit addressing systems.

Switches SW3-3 through SW3-1 represent address bits A13 through A15 respectively, for both 16-bit and 24-bit addressing schemes. Switches SW2-8 through SW2-1 represent address bits A16 through A23 respectively, when the board is configured for 24-bit addressing. A switch set to OPEN corresponds to a logic ONE; a switch set to CLOSED corresponds to a logic ZERO.

J1 is configured A-B for 16-bit addressing; J1 is configured B-C for 24-bit addressing.

![Diagram of SW2 and SW3](image)

**Figure 3** SW2 and SW3

2.4 WAIT STATE: J2

When used in 6 MHz systems, the Emulator board should be configured to generate one wait state when accessed. Set jumper J2 to A-B if one wait state is required. Set J2 to B-C if no wait states are required.
2.7 OPTIONAL 6-FOOT CABLE

The optionally available 6-foot cables must be configured for the desired EPROM type prior to installation. Figure 6 illustrates the disassembly of the cable buffer board and location of jumpers. Figure 7 details the correct jumper configuration for each EPROM type.

![Diagram of 6-foot cable buffer board]

**Figure 6 6-foot cable buffer board**

<table>
<thead>
<tr>
<th>EPROM Type</th>
<th>J1</th>
<th>J2</th>
</tr>
</thead>
<tbody>
<tr>
<td>2508</td>
<td>BC</td>
<td>AB</td>
</tr>
<tr>
<td>2708</td>
<td>BC</td>
<td>AB</td>
</tr>
<tr>
<td>2516</td>
<td>BC</td>
<td>AB</td>
</tr>
<tr>
<td>2716</td>
<td>AB</td>
<td>AB</td>
</tr>
<tr>
<td>T.I.2716</td>
<td>AB</td>
<td>BC</td>
</tr>
<tr>
<td>2532</td>
<td>BC</td>
<td>BC</td>
</tr>
<tr>
<td>2732</td>
<td>AB</td>
<td>AB</td>
</tr>
<tr>
<td>2758</td>
<td>BC</td>
<td>AB</td>
</tr>
<tr>
<td>4716</td>
<td>AB</td>
<td>AB</td>
</tr>
</tbody>
</table>

**Figure 7 Buffer board jumpers**

- 9 -

EPROM EMULATOR
3.0 BOARD OPERATION

This section of the manual provides guidelines for the use of the EPROM Emulator board. The instructions are provided as an example of how the board can be used.

3.1 WRITING TO THE EMULATOR

The Emulator board contains two banks of eight 4Kx1 static RAMs. (Each bank emulates one EPROM.) Each bank is organized as 4 kbytes. Bank 1 occupies the lower 4 kbyte space of the Emulator's 8 kbyte address space. Bank 2 occupies the upper 4 kbyte space.

S-100 address line A12 selects which bank is enabled for system reads or writes. When A12 is a logic ZERO, Bank 1 is enabled. When A12 is a logic ONE, Bank 2 is enabled.

If the Emulator board overlaps a system memory board both the Emulator memory, and system memory are written to during a memory write sequence.

Front Panel Write to Emulator

Refer to the front panel manual for the system. When using the InterSystems Front Panel the procedure will be similar to that which follows.

1) Configure the Emulator board as required. See Section 2.0.
2) Set Front Panel switches S15 through S0 to the desired starting address for the Emulator bank.
3) Momentarily set Front Panel S16 to the EXAMINE position.
4) Enter the first byte of code on Front Panel switches S7 through S0.
5) Momentarily lift Front Panel S17 to the DEPOSIT position.
6) Enter the next byte of code on switches S7 through S0.
7) Momentarily lower S17 to the DEPOSIT NEXT position.
8) Repeat steps 6 and 7 until all code is entered into the Emulator board RAM.
Software Write to Emulator

Code to be written into the Emulator can be located anywhere in system memory. The software for transferring code into the EPROM can be elaborate or simple but it should at least accomplish the following:

* Read the original data from its location in system memory and write it to the Emulator RAM, byte by byte. This function can be performed by simple monitors that include a block move instruction.
* After the transfer of code from memory to the Emulator board, check the Emulator against the source data and verify that there is a match.

3.2 READING THE EMULATOR RAM

Contents of the Emulator RAM can be read in two ways. First, the contents of Emulator RAM can be addressed and read enabled across the S-100 bus. Examples of this include CPU reads and Front Panel reads of the addressed data. Second, the Emulator EPROM data buffers can be enabled by the target PROM chip enable signal that is carried by the cable assembly.

The Emulator board asserts PHANTOM* during a memory read cycle when addressed and SW1 is set to the BOARD ENABLE position. If the Emulator board overlaps a system memory board that can decode the PHANTOM* line, only the Emulator memory is read.

CPU Read of Emulator

The CPU Read of Emulator Ram is similar to CPU Read of system RAM.

Emulator Write to Target EPROM

If the Emulator board jumpers J3 through J10 are correctly configured and a cable (or cables) is correctly installed between the Emulator board connector and the target PROM socket, the byte selected by the target PROM address lines (routed to the Emulator via the cable or cables) is output on the cable data lines.
3.3 16-BIT EMULATION

16-bit emulation is possible with the EPROM Emulator board. In a 16-bit system, EPROMs are installed in pairs, due to the 16-bit parallel nature of the processors. One EPROM contains the Odd bytes of code; the second EPROM contains the Even bytes of code.

Therefore, when writing to Emulator RAM, it is important to write sequential Even bytes in one bank, and sequential Odd bytes in the second bank.

NOTE that InterSystems 16-bit systems follow the convention whereby A0 low (logical ZERO) selects the Even byte of the 16 bit word, and A0 high (logical ONE) selects the Odd byte of the 16-bit word.
4.0 MANUAL REVISION AND BOARD APPLICABILITY

This manual applies to boards identified as EPROM EMULATOR BD1618-01. Board identification is located on the lower right side of the board.

5.0 PARTS LIST

INTEGRATED CIRCUITS

<table>
<thead>
<tr>
<th>Location</th>
<th>Part</th>
</tr>
</thead>
<tbody>
<tr>
<td>U1</td>
<td>74LS02</td>
</tr>
<tr>
<td>U2</td>
<td>74ALS74</td>
</tr>
<tr>
<td>U3</td>
<td>74LS04</td>
</tr>
<tr>
<td>U4</td>
<td>74LS38</td>
</tr>
<tr>
<td>U5</td>
<td>74LS04</td>
</tr>
<tr>
<td>U6-U21</td>
<td>AM9244D</td>
</tr>
<tr>
<td>U22, U23</td>
<td>74LS244</td>
</tr>
<tr>
<td>U24, U25</td>
<td>25LS2521</td>
</tr>
<tr>
<td>U26-U31</td>
<td>74LS158</td>
</tr>
<tr>
<td>U32</td>
<td>74LS157</td>
</tr>
<tr>
<td>U33-U35</td>
<td>74LS244</td>
</tr>
<tr>
<td>U36</td>
<td>74LS10</td>
</tr>
</tbody>
</table>

CAPACITORS

<table>
<thead>
<tr>
<th>Location</th>
<th>Part</th>
</tr>
</thead>
<tbody>
<tr>
<td>C1-C40</td>
<td>0.1 uf, AVX MDO15E104Z</td>
</tr>
<tr>
<td>C41</td>
<td>10 uf, 25 V.</td>
</tr>
</tbody>
</table>

RESISTOR NETWORKS

<table>
<thead>
<tr>
<th>Location</th>
<th>Part</th>
</tr>
</thead>
<tbody>
<tr>
<td>U1, U2</td>
<td>4.7k, 9 (or 10) pin SIP</td>
</tr>
</tbody>
</table>

REGULATORS

<table>
<thead>
<tr>
<th>Location</th>
<th>Part</th>
</tr>
</thead>
<tbody>
<tr>
<td>Q1-Q3</td>
<td>7805</td>
</tr>
</tbody>
</table>
CHANGE FORM

Date: 11 JUNE 82
Board Name: EPROM EMULATOR
Board Number: 1619
Problem Occurs in Revision: 01
Requested by: M WILLIAMS

What is Change? (Please give brief summary):
TO MAKE BOARD ENABLE
MEET IEEE 5100 SPEC

Priority -- check one or more; each item must be individually approved.
--- Update next PC.
--- Include in new production.
--- Include in all inventory (rework).
--- Issue field update to customers.

Other:

(PLEASE use additional pages if required--it is not necessary to use this form for additional pages)

PROBLEM (describe clearly and legibly):
A FALSE BOARD ENABLE IS POSSIBLE UNDER IEEE 5100 STANDARDS.

PROPOSED SOLUTION (describe clearly and legibly):
ENABLE BOARD ONLY ON NEGATIVE GOING EDGE OF PSTUAL DURING PSYNC HIGH

PROCEDURE (be specific, detailed, and legible; cuts and jumpers must include exact locations on PC board; future PC changes should be described separately from modifications of current product; parts changes should specify position, old part, and new part):

PLEASE SEE NEXT PAGE.