

# 2,048K x 32 3.3V Static RAM Module

### **Features**

- High-density 3.3V 64-megabit SRAM module
- 32-bit Standard Footprint supports densities from  $16K \times 32$  through  $2M \times 32$
- High-speed SRAMs
  - Access time of 20 ns
- 72 pins
- · Available in SIMM format

### **Functional Description**

The CYM1861AV33 is a high-performance 3.3V 64-megabit static RAM module organized as 2,048K words by 32 bits. This module is constructed from sixteen 1,024K x four SRAMs in SOJ packages mounted on an epoxy laminate substrate. Four chip selects are used to independently enable the four bytes. Reading or writing can be executed on individual bytes or any combination of multiple bytes through proper use of selects.

The CYM1861AV33 is designed for use with standard 72-pin SIMM sockets. The pinout is downward compatible with the 64-pin JEDEC SIMM module family (CYM1821, CYM1831, CYM1836, and CYM1841). Thus, a single motherboard design can be used to accommodate memory depth ranging 16K words (CYM1821) to 2,048K words (CYM1861AV33). The CYM1861AV33 is offered in vertical SIMM configuration and is available with tin-lead edge

Presence detect pins (PD<sub>0</sub>-PD<sub>3</sub>) are used to identify module memory density in applications where modules with alternate word depths can be interchanged.



### Selection Guide

|                           | CY1861AV33-20 | CY1861AV33-25 | Unit |
|---------------------------|---------------|---------------|------|
| Maximum Access Time       | 20            | 25            | ns   |
| Maximum Operating Current | 2400          | 2400          | mA   |
| Maximum Standby Current   | 1050          | 1050          | mA   |



# **Maximum Ratings**

| (Above which the useful life may be impaired. For user guidelines, not tested.) |
|---------------------------------------------------------------------------------|
| Storage Temperature–55°C to +125°C                                              |
| Ambient Temperature with Power Applied10°C to +85°C                             |

| DC Voltage Applied to Outputs |                           |
|-------------------------------|---------------------------|
| in High-Z State               | –0.5V to +V <sub>CC</sub> |
| DC Input Voltage              | 0.5V to +4.6V             |

# **Operating Range**

| Range      | Ambient Temperature | V <sub>CC</sub>    |
|------------|---------------------|--------------------|
| Commercial | 0°C to +70°C        | 3.3 V<br>+ 10% –5% |

### **Electrical Characteristics** Over the Operating Range

Supply Voltage to Ground Potential ..... -0.5V to +4.6V

| Parameter        | Description                                    | Test Conditions                                                                                                                                                                                                                                                              | Min.  | Max.                  | Unit |
|------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------|------|
| V <sub>OH</sub>  | Output HIGH Voltage                            | $V_{CC}$ = Min., $I_{OH}$ = $-4.0$ mA                                                                                                                                                                                                                                        | 2.4   |                       | V    |
| V <sub>OL</sub>  | Output LOW Voltage                             | V <sub>CC</sub> = Min., I <sub>OL</sub> = 4.0 mA                                                                                                                                                                                                                             |       | 0.4                   | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                             |                                                                                                                                                                                                                                                                              | 2.2   | V <sub>CC</sub> + 0.3 | V    |
| $V_{IL}$         | Input LOW Voltage                              |                                                                                                                                                                                                                                                                              | -0.3V | 0.8                   | V    |
| I <sub>IX</sub>  | Input Load Current                             | $GND \le V_I \le V_{CC}$                                                                                                                                                                                                                                                     | -10   | +10                   | μΑ   |
| l <sub>OZ</sub>  | Output Leakage Current                         | $GND \le V_O \le V_{CC}$ , Output Disabled                                                                                                                                                                                                                                   | -20   | +20                   | μΑ   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating Supply Current       | $\frac{V_{CC}}{CS_N} = Max., I_{OUT} = 0 \text{ mA},$                                                                                                                                                                                                                        |       | 2400                  | mA   |
| I <sub>SB1</sub> | Automatic CS Power-down Current <sup>[1]</sup> | Max. V <sub>CC</sub> , <del>CS</del> ≥ V <sub>IH</sub> ,<br>Min. Duty Cycle = 100%                                                                                                                                                                                           |       | 1050                  | mA   |
| I <sub>SB2</sub> | Automatic CS Power-down Current <sup>[1]</sup> | $\label{eq:local_control_control} \begin{split} & \underline{\text{Max}}. \ V_{\text{CC}}, \\ & \underline{\text{CS}} \geq V_{\text{CC}} - 0.2 \text{V}, \\ & V_{\text{IN}} \geq V_{\text{CC}} - 0.2 \text{V}, \text{ or } \\ & V_{\text{IN}} \leq 0.2 \text{V} \end{split}$ |       | 500                   | mA   |

# Capacitance<sup>[2]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 7    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 3.3V$                         | 14   | pF   |

### **AC Test Loads and Waveforms**





### Notes:

- 1. A pull-up resistor to  $V_{CC}$  on the  $\overline{CS}$  input is required to keep the device deselected during  $V_{CC}$  power-up, otherwise  $I_{SB}$  will exceed values given.
- 2. Tested on a sample basis.



# Switching Characteristics Over the Operating Range<sup>[3]</sup>

|                            |                                     | CY1861   |      | CY1861AV33-25 |      |      |
|----------------------------|-------------------------------------|----------|------|---------------|------|------|
| Parameter                  | Description                         | Min.     | Max. | Min.          | Max. | Unit |
| Read Cycle                 |                                     | <b>'</b> |      | l             | I    |      |
| t <sub>RC</sub>            | Read Cycle Time                     | 20       |      | 25            |      | ns   |
| t <sub>AA</sub>            | Address to Data Valid               |          | 20   |               | 25   | ns   |
| t <sub>OHA</sub>           | Data Hold from Address Change       | 3        |      | 3             |      | ns   |
| t <sub>ACS</sub>           | CS LOW to Data Valid                |          | 20   |               | 25   | ns   |
| t <sub>DOE</sub>           | OE LOW to Data Valid                |          | 12   |               | 15   | ns   |
| t <sub>LZOE</sub>          | OE LOW to Low-Z                     | 0        |      | 4             |      | ns   |
| t <sub>HZOE</sub>          | OE HIGH to High-Z                   |          | 10   |               | 12   | ns   |
| t <sub>LZCS</sub>          | CS LOW to Low-Z <sup>[4]</sup>      | 3        |      | 7             |      | ns   |
| t <sub>HZCS</sub>          | CS HIGH to High-Z <sup>[4, 5]</sup> |          | 10   |               | 12   | ns   |
| t <sub>PD</sub>            | CS HIGH to Power-down               |          | 20   |               | 25   | ns   |
| Write Cycle <sup>[6]</sup> |                                     | •        |      |               | 1.   |      |
| t <sub>WC</sub>            | Write Cycle Time                    | 20       |      | 25            |      | ns   |
| t <sub>SCS</sub>           | CS LOW to Write End                 | 17       |      | 20            |      | ns   |
| t <sub>AW</sub>            | Address Set-up to Write End         | 17       |      | 20            |      | ns   |
| t <sub>HA</sub>            | Address Hold from Write End         | 3        |      | 3             |      | ns   |
| t <sub>SA</sub>            | Address Set-up to Write Start       | 2        |      | 2             |      | ns   |
| t <sub>PWE</sub>           | WE Pulse Width                      | 15       |      | 20            |      | ns   |
| t <sub>SD</sub>            | Data Set-up to Write End            | 12       |      | 15            |      | ns   |
| t <sub>HD</sub>            | Data Hold from Write End            | 2        |      | 2             |      | ns   |
| t <sub>LZWE</sub>          | WE HIGH to Low-Z                    | 3        |      | 3             |      | ns   |
| t <sub>HZWE</sub>          | WE LOW to High-Z <sup>[5]</sup>     | 0        | 12   | 0             | 12   | ns   |

## **Switching Waveforms**

# Read Cycle No. 1<sup>[7, 8]</sup>



- Test conditions assume signal transition times of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified  $I_{OL}/I_{OH}$  and 30-pF load capacitance.

- At any given temperature and voltage condition, t<sub>HZCS</sub> is less than t<sub>LZCS</sub> for any given device. These parameters are guaranteed and not 100% tested. t<sub>HZCS</sub> and t<sub>HZWE</sub> are specified with C<sub>L</sub> = 5 pF as in (b) of AC Test Loads and Waveforms. Transition is measured ± 500 mV from steady-state voltage. The internal Write time of the memory is defined by the overlap of CS LOW and WE LOW. Both signals must be LOW to initiate a Write and either signal can terminate a Write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the Write. WE is HIGH for Read cycle.



# Switching Waveforms (continued)

## Read Cycle No. 2<sup>[7, 9]</sup>



# Write Cycle No. 1 (WE Controlled) [6]



### Notes:

- Device is continuously selected, \$\overline{CS} = V\_{|||}\$, and \$\overline{OE} = V\_{|||}\$.
  Address valid prior to or coincident with CS transition LOW.



# Switching Waveforms (continued)

# Write Cycle No. 2 (CS Controlled)[6,10]



### **Truth Table**

| CS | WE | OE | Inputs/Output | Mode                |
|----|----|----|---------------|---------------------|
| Н  | Х  | Х  | High-Z        | Deselect/Power-down |
| L  | Н  | L  | Data Out      | Read                |
| L  | L  | Х  | Data In       | Write               |
| L  | Н  | Н  | High-Z        | Deselect            |

# **Ordering Information**

| Speed<br>(ns) | Ordering Code     | Package<br>Type | Package Type               | Operating<br>Range |
|---------------|-------------------|-----------------|----------------------------|--------------------|
| 20            | CYM1861AV33PM-20C | PM48            | 72-pin Plastic SIMM Module | Commercial         |
| 25            | CYM1861AV33PM-25C | PM48            | 72-pin Plastic SIMM Module | Commercial         |

### Note:

<sup>10.</sup> If  $\overline{\text{CS}}$  goes HIGH simultaneously with  $\overline{\text{WE}}$  HIGH, the output remains in a high-impedance state.



### **Package Diagram**

### 72-pin Plastic SIMM Module



All product and company names mentioned in this document are the trademarks of their respective holders.



|      | Document Title: CYM1861AV33 2,048K x 32 3.3V Static RAM Module Document Number: 38-05297 |               |                    |                       |  |
|------|------------------------------------------------------------------------------------------|---------------|--------------------|-----------------------|--|
| REV. | ECN NO.                                                                                  | Issue<br>Date | Orig. of<br>Change | Description of Change |  |
| **   | 117909                                                                                   | 08/22/02      | MEG                | New Data Sheet        |  |

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.